aboutsummaryrefslogtreecommitdiff
path: root/arch/arm/boot/dts
diff options
context:
space:
mode:
authorNicolas Pitre <nicolas.pitre@linaro.org>2012-11-29 16:37:51 -0500
committerJon Medhurst <tixy@linaro.org>2013-07-01 11:04:14 +0100
commit76546a4560df30615570efb80bd5ee04791692fb (patch)
tree2b1a011458281c2d61fcac6fb18ad0f937e4586d /arch/arm/boot/dts
parent2791e6ee27a35b076fc683574767c8a4fdfcc333 (diff)
ARM: RTSM: add DCSCB address definition to ca15x*-ca7x* .dts files
Diffstat (limited to 'arch/arm/boot/dts')
-rw-r--r--arch/arm/boot/dts/rtsm_ve-v2p-ca15x1-ca7x1.dts5
-rw-r--r--arch/arm/boot/dts/rtsm_ve-v2p-ca15x4-ca7x4.dts5
2 files changed, 10 insertions, 0 deletions
diff --git a/arch/arm/boot/dts/rtsm_ve-v2p-ca15x1-ca7x1.dts b/arch/arm/boot/dts/rtsm_ve-v2p-ca15x1-ca7x1.dts
index cbec3de46d1..9f5683fe48b 100644
--- a/arch/arm/boot/dts/rtsm_ve-v2p-ca15x1-ca7x1.dts
+++ b/arch/arm/boot/dts/rtsm_ve-v2p-ca15x1-ca7x1.dts
@@ -94,6 +94,11 @@
reg = <0 0x2c090000 0 0x8000>;
};
+ dcscb@60000000 {
+ compatible = "arm,dcscb";
+ reg = <0 0x60000000 0 0x1000>;
+ };
+
gic: interrupt-controller@2c001000 {
compatible = "arm,cortex-a15-gic", "arm,cortex-a9-gic";
#interrupt-cells = <3>;
diff --git a/arch/arm/boot/dts/rtsm_ve-v2p-ca15x4-ca7x4.dts b/arch/arm/boot/dts/rtsm_ve-v2p-ca15x4-ca7x4.dts
index 1b7de69a4b5..ba02441f070 100644
--- a/arch/arm/boot/dts/rtsm_ve-v2p-ca15x4-ca7x4.dts
+++ b/arch/arm/boot/dts/rtsm_ve-v2p-ca15x4-ca7x4.dts
@@ -172,6 +172,11 @@
reg = <0 0x2c090000 0 0x8000>;
};
+ dcscb@60000000 {
+ compatible = "arm,dcscb";
+ reg = <0 0x60000000 0 0x1000>;
+ };
+
gic: interrupt-controller@2c001000 {
compatible = "arm,cortex-a15-gic", "arm,cortex-a9-gic";
#interrupt-cells = <3>;