aboutsummaryrefslogtreecommitdiff
diff options
context:
space:
mode:
authorTaniya Das <tdas@codeaurora.org>2016-09-23 16:26:44 +0530
committerRajendra Nayak <rnayak@codeaurora.org>2016-11-23 11:26:18 +0530
commit4272ecc8f927f964568bf9a72180c3ae61dbcb88 (patch)
tree3ce1c1e323896b5e1ccd204d05491108e4e5ccc3
parent92f5f6d279da11b4fcfa18544d141ed641698033 (diff)
clk: qcom: support dynamic update using latched interface
Alpha PLLs can support 2 kinds of input signals, normal and latched. The normal input is directly passed to the core, while the latched input requires a latch and acknowledge sequence to be performed for the changed input to propagate. Alpha PLLs can support dynamic update with both kind of input signals. The ones which support this using a latched interface however need to follow the latch/wait-for-ack sequence to be performed when the rate changes. Mark these with a new flag 'SUPPORTS_LATCHED_INPUT' to handle this as part of clk_alpha_pll_set_rate() Signed-off-by: Rajendra Nayak <rnayak@codeaurora.org> Signed-off-by: Taniya Das <tdas@codeaurora.org>
-rw-r--r--drivers/clk/qcom/clk-alpha-pll.c37
-rw-r--r--drivers/clk/qcom/clk-alpha-pll.h5
2 files changed, 41 insertions, 1 deletions
diff --git a/drivers/clk/qcom/clk-alpha-pll.c b/drivers/clk/qcom/clk-alpha-pll.c
index ecb9e7f5d971b..15703b4652d54 100644
--- a/drivers/clk/qcom/clk-alpha-pll.c
+++ b/drivers/clk/qcom/clk-alpha-pll.c
@@ -32,6 +32,7 @@
# define PLL_VOTE_FSM_ENA BIT(20)
# define PLL_FSM_ENA BIT(20)
# define PLL_VOTE_FSM_RESET BIT(21)
+# define PLL_UPDATE BIT(22)
# define PLL_OFFLINE_ACK BIT(28)
# define PLL_ACTIVE_FLAG BIT(30)
# define PLL_LOCK_DET BIT(31)
@@ -48,6 +49,7 @@
# define PLL_VCO_MASK 0x3
#define PLL_USER_CTL_U 0x14
+# define PLL_LATCH_INTERFACE BIT(11)
#define PLL_CONFIG_CTL 0x18
#define PLL_CONFIG_CTL_U 0x20
@@ -109,6 +111,10 @@ static int wait_for_pll(struct clk_alpha_pll *pll, u32 mask, bool inverse,
#define wait_for_pll_offline(pll) \
wait_for_pll(pll, PLL_OFFLINE_ACK, 0, "offline")
+#define wait_for_pll_latch_ack(pll) \
+ wait_for_pll(pll, BIT(pll->latch_ack_bit), pll->latch_ack_inverse, \
+ "latch ack")
+
void clk_alpha_pll_configure(struct clk_alpha_pll *pll, struct regmap *regmap,
const struct alpha_pll_config *config)
{
@@ -140,6 +146,10 @@ void clk_alpha_pll_configure(struct clk_alpha_pll *pll, struct regmap *regmap,
if (pll->flags & SUPPORTS_FSM_MODE)
qcom_pll_set_fsm_mode(regmap, off + PLL_MODE, 6, 0);
+
+ if (pll->flags & SUPPORTS_LATCHED_INPUT)
+ regmap_update_bits(regmap, off + PLL_USER_CTL_U,
+ PLL_LATCH_INTERFACE, 0);
}
static int clk_alpha_pll_hwfsm_enable(struct clk_hw *hw)
@@ -376,6 +386,27 @@ clk_alpha_pll_recalc_rate(struct clk_hw *hw, unsigned long parent_rate)
return alpha_pll_calc_rate(prate, l, a);
}
+static int clk_alpha_pll_update_latch(struct clk_alpha_pll *pll)
+{
+ /* Latch the input to the PLL */
+ regmap_update_bits(pll->clkr.regmap, pll->offset + PLL_MODE,
+ PLL_UPDATE, PLL_UPDATE);
+
+ /* Wait for 2 reference cycle before checking ACK bit */
+ udelay(1);
+
+ wait_for_pll_latch_ack(pll);
+
+ /* Return latch input to 0 */
+ regmap_update_bits(pll->clkr.regmap, pll->offset + PLL_MODE,
+ PLL_UPDATE, 0);
+
+ /* Wait for PLL output to stabilize */
+ udelay(100);
+
+ return 0;
+}
+
static int alpha_pll_set_rate(struct clk_hw *hw, unsigned long rate,
unsigned long prate,
int (*enable)(struct clk_hw *hw),
@@ -431,8 +462,12 @@ static int alpha_pll_set_rate(struct clk_hw *hw, unsigned long rate,
regmap_update_bits(pll->clkr.regmap, off + PLL_USER_CTL, PLL_ALPHA_EN,
PLL_ALPHA_EN);
- if (!(pll->flags & SUPPORTS_DYNAMIC_UPDATE) && enabled)
+ if (pll->flags & SUPPORTS_DYNAMIC_UPDATE) {
+ if (pll->flags & SUPPORTS_LATCHED_INPUT)
+ clk_alpha_pll_update_latch(pll);
+ } else if (enabled) {
enable(hw);
+ }
return 0;
}
diff --git a/drivers/clk/qcom/clk-alpha-pll.h b/drivers/clk/qcom/clk-alpha-pll.h
index 7aaa11c5fa5b7..c580d20a1ad62 100644
--- a/drivers/clk/qcom/clk-alpha-pll.h
+++ b/drivers/clk/qcom/clk-alpha-pll.h
@@ -27,6 +27,8 @@ struct pll_vco {
* struct clk_alpha_pll - phase locked loop (PLL)
* @offset: base address of registers
* @vco_table: array of VCO settings
+ * @latch_ack_bit: Bit to check for latch acknowledge
+ * @latch_ack_inverse: Bit set to 0 signifies an ack
* @min_rate: Minimim rate for PLLs with single VCO range
* @max_rate: Maximun rate for PLLs with single VCO range
* @clkr: regmap clock handle
@@ -40,7 +42,10 @@ struct clk_alpha_pll {
#define SUPPORTS_16BIT_ALPHA BIT(1)
#define SUPPORTS_FSM_MODE BIT(2)
#define SUPPORTS_DYNAMIC_UPDATE BIT(3)
+#define SUPPORTS_LATCHED_INPUT BIT(4)
u8 flags;
+ u8 latch_ack_bit;
+ bool latch_ack_inverse;
unsigned long min_rate;
unsigned long max_rate;